23 lines
1.3 KiB
XML
23 lines
1.3 KiB
XML
<?xml version="1.0" encoding="UTF-8"?>
|
|
<!DOCTYPE gowin-synthesis-project>
|
|
<Project>
|
|
<Version>beta</Version>
|
|
<Device id="GW2A-18C" package="PBGA256" speed="8" partNumber="GW2A-LV18PG256C8/I7"/>
|
|
<FileList>
|
|
<File path="\\wsl.localhost\Debian\home\koray\code\verilog\gowin\fpga_project\src\bit3adder.v" type="verilog"/>
|
|
<File path="\\wsl.localhost\Debian\home\koray\code\verilog\gowin\fpga_project\src\fulladder.v" type="verilog"/>
|
|
<File path="\\wsl.localhost\Debian\home\koray\code\verilog\gowin\fpga_project\src\halfadder.v" type="verilog"/>
|
|
<File path="\\wsl.localhost\Debian\home\koray\code\verilog\gowin\fpga_project\src\ledTest.v" type="verilog"/>
|
|
</FileList>
|
|
<OptionList>
|
|
<Option type="disable_insert_pad" value="0"/>
|
|
<Option type="global_freq" value="100.000"/>
|
|
<Option type="looplimit" value="2000"/>
|
|
<Option type="output_file" value="\\wsl.localhost\Debian\home\koray\code\verilog\gowin\fpga_project\impl\gwsynthesis\fpga_project.vg"/>
|
|
<Option type="print_all_synthesis_warning" value="0"/>
|
|
<Option type="ram_rw_check" value="0"/>
|
|
<Option type="verilog_language" value="verilog-2001"/>
|
|
<Option type="vhdl_language" value="vhdl-1993"/>
|
|
</OptionList>
|
|
</Project>
|