verilog
This commit is contained in:
		
							
								
								
									
										36
									
								
								lab2/impl/temp/rtl_parser.result
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										36
									
								
								lab2/impl/temp/rtl_parser.result
									
									
									
									
									
										Normal file
									
								
							| @@ -0,0 +1,36 @@ | ||||
| [ | ||||
|  { | ||||
|   "InstFile" : "C:/cygwin64/home/koray/verilog/lab2/src/BitM.v", | ||||
|   "InstLine" : 1, | ||||
|   "InstName" : "BitM", | ||||
|   "ModuleFile" : "C:/cygwin64/home/koray/verilog/lab2/src/BitM.v", | ||||
|   "ModuleLine" : 1, | ||||
|   "ModuleName" : "BitM" | ||||
|  }, | ||||
|  { | ||||
|   "InstFile" : "C:/cygwin64/home/koray/verilog/lab2/src/fullAdder.v", | ||||
|   "InstLine" : 1, | ||||
|   "InstName" : "fullAdder", | ||||
|   "ModuleFile" : "C:/cygwin64/home/koray/verilog/lab2/src/fullAdder.v", | ||||
|   "ModuleLine" : 1, | ||||
|   "ModuleName" : "fullAdder" | ||||
|  }, | ||||
|  { | ||||
|   "InstFile" : "C:/cygwin64/home/koray/verilog/lab2/src/tb.v", | ||||
|   "InstLine" : 1, | ||||
|   "InstName" : "tb", | ||||
|   "ModuleFile" : "C:/cygwin64/home/koray/verilog/lab2/src/tb.v", | ||||
|   "ModuleLine" : 1, | ||||
|   "ModuleName" : "tb", | ||||
|   "SubInsts" : [ | ||||
|    { | ||||
|     "InstFile" : "C:/cygwin64/home/koray/verilog/lab2/src/tb.v", | ||||
|     "InstLine" : 6, | ||||
|     "InstName" : "uut", | ||||
|     "ModuleFile" : "C:/cygwin64/home/koray/verilog/lab2/src/halfAdder.v", | ||||
|     "ModuleLine" : 1, | ||||
|     "ModuleName" : "halfAdder" | ||||
|    } | ||||
|   ] | ||||
|  } | ||||
| ] | ||||
							
								
								
									
										29
									
								
								lab2/impl/temp/rtl_parser_arg.json
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										29
									
								
								lab2/impl/temp/rtl_parser_arg.json
									
									
									
									
									
										Normal file
									
								
							| @@ -0,0 +1,29 @@ | ||||
| { | ||||
|  "Device" : "GW2A-18C", | ||||
|  "Files" : [ | ||||
|   { | ||||
|    "Path" : "C:/cygwin64/home/koray/verilog/lab2/src/BitM.v", | ||||
|    "Type" : "verilog" | ||||
|   }, | ||||
|   { | ||||
|    "Path" : "C:/cygwin64/home/koray/verilog/lab2/src/fullAdder.v", | ||||
|    "Type" : "verilog" | ||||
|   }, | ||||
|   { | ||||
|    "Path" : "C:/cygwin64/home/koray/verilog/lab2/src/halfAdder.v", | ||||
|    "Type" : "verilog" | ||||
|   }, | ||||
|   { | ||||
|    "Path" : "C:/cygwin64/home/koray/verilog/lab2/src/tb.v", | ||||
|    "Type" : "verilog" | ||||
|   } | ||||
|  ], | ||||
|  "IncludePath" : [ | ||||
|  | ||||
|  ], | ||||
|  "LoopLimit" : 2000, | ||||
|  "ResultFile" : "C:/cygwin64/home/koray/verilog/lab2/impl/temp/rtl_parser.result", | ||||
|  "Top" : "", | ||||
|  "VerilogStd" : "verilog_2001", | ||||
|  "VhdlStd" : "vhdl_93" | ||||
| } | ||||
		Reference in New Issue
	
	Block a user