26 lines
1.3 KiB
Plaintext
26 lines
1.3 KiB
Plaintext
GowinSynthesis start
|
|
Running parser ...
|
|
Analyzing Verilog file '\\wsl.localhost\Debian\home\koray\code\verilog\gowin\seq_light_test\src\seqBlink.v'
|
|
Compiling module 'seqBlink'("\\wsl.localhost\Debian\home\koray\code\verilog\gowin\seq_light_test\src\seqBlink.v":1)
|
|
WARN (EX3791) : Expression size 4 truncated to fit in target size 3("\\wsl.localhost\Debian\home\koray\code\verilog\gowin\seq_light_test\src\seqBlink.v":23)
|
|
NOTE (EX0101) : Current top module is "seqBlink"
|
|
[5%] Running netlist conversion ...
|
|
Running device independent optimization ...
|
|
[10%] Optimizing Phase 0 completed
|
|
[15%] Optimizing Phase 1 completed
|
|
[25%] Optimizing Phase 2 completed
|
|
Running inference ...
|
|
[30%] Inferring Phase 0 completed
|
|
[40%] Inferring Phase 1 completed
|
|
[50%] Inferring Phase 2 completed
|
|
[55%] Inferring Phase 3 completed
|
|
Running technical mapping ...
|
|
[60%] Tech-Mapping Phase 0 completed
|
|
[65%] Tech-Mapping Phase 1 completed
|
|
[75%] Tech-Mapping Phase 2 completed
|
|
[80%] Tech-Mapping Phase 3 completed
|
|
[90%] Tech-Mapping Phase 4 completed
|
|
[95%] Generate netlist file "\\wsl.localhost\Debian\home\koray\code\verilog\gowin\seq_light_test\impl\gwsynthesis\seq_light_test.vg" completed
|
|
[100%] Generate report file "\\wsl.localhost\Debian\home\koray\code\verilog\gowin\seq_light_test\impl\gwsynthesis\seq_light_test_syn.rpt.html" completed
|
|
GowinSynthesis finish
|