186 lines
7.1 KiB
HTML
186 lines
7.1 KiB
HTML
<!DOCTYPE html PUBLIC "-//W3C//DTD XHTML 1.0 Transitional//EN" "http://www.w3.org/TR/xhtml1/DTD/xhtml1-transitional.dtd">
|
|
<html>
|
|
<head>
|
|
<title>synthesis Report</title>
|
|
<style type="text/css">
|
|
body { font-family: Verdana, Arial, sans-serif; font-size: 12px; }
|
|
div#main_wrapper{ width: 100%; }
|
|
div#content { margin-left: 350px; margin-right: 30px; }
|
|
div#catalog_wrapper {position: fixed; top: 30px; width: 350px; float: left; }
|
|
div#catalog ul { list-style-type: none; }
|
|
div#catalog li { text-align: left; list-style-type:circle; color: #0084ff; margin-top: 3px; margin-bottom: 3px; }
|
|
div#catalog a { display:inline-block; text-decoration: none; color: #0084ff; font-weight: bold; padding: 3px; }
|
|
div#catalog a:visited { color: #0084ff; }
|
|
div#catalog a:hover { color: #fff; background: #0084ff; }
|
|
hr { margin-top: 30px; margin-bottom: 30px; }
|
|
h1, h3 { text-align: center; }
|
|
h1 {margin-top: 50px; }
|
|
table, th, td { border: 1px solid #aaa; }
|
|
table { border-collapse:collapse; margin-top: 10px; margin-bottom: 20px; width: 100%; }
|
|
th, td { padding: 5px 5px 5px 5px; }
|
|
th { color: #fff; font-weight: bold; background-color: #0084ff; }
|
|
table.summary_table td.label { width: 24%; min-width: 200px; background-color: #dee8f4; }
|
|
table.detail_table td.label { min-width: 100px; width: 8%;}
|
|
</style>
|
|
</head>
|
|
<body>
|
|
<div id="main_wrapper">
|
|
<div id="catalog_wrapper">
|
|
<div id="catalog">
|
|
<ul>
|
|
<li><a href="#about" style=" font-size: 16px;">Synthesis Messages</a></li>
|
|
<li><a href="#summary" style=" font-size: 16px;">Synthesis Details</a></li>
|
|
<li><a href="#resource" style=" font-size: 16px;">Resource</a>
|
|
<ul>
|
|
<li><a href="#usage" style=" font-size: 14px;">Resource Usage Summary</a></li>
|
|
<li><a href="#utilization" style=" font-size: 14px;">Resource Utilization Summary</a></li>
|
|
</ul>
|
|
</li>
|
|
</ul>
|
|
</div><!-- catalog -->
|
|
</div><!-- catalog_wrapper -->
|
|
<div id="content">
|
|
<h1><a name="about">Synthesis Messages</a></h1>
|
|
<table class="summary_table">
|
|
<tr>
|
|
<td class="label">Report Title</td>
|
|
<td>GowinSynthesis Report</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Design File</td>
|
|
<td>C:\Users\koray\Documents\gowin\ALU\src\addition.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\ALU.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\arithmeticUnit.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\BinaryToBCD.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\dabble.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\fulladder.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\fullsubtraction.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\halfadder.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\halfsubtraction.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\logicUnit.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\multiplier.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\opCode.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\selector.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\subtraction.v<br>
|
|
C:\Users\koray\Documents\gowin\ALU\src\top.v<br>
|
|
</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">GowinSynthesis Constraints File</td>
|
|
<td>---</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Tool Version</td>
|
|
<td>V1.9.10.03 (64-bit)</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Part Number</td>
|
|
<td>GW2A-LV18PG256C8/I7</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Device</td>
|
|
<td>GW2A-18</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Created Time</td>
|
|
<td>Thu Jan 23 05:43:09 2025
|
|
</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Legal Announcement</td>
|
|
<td>Copyright (C)2014-2024 Gowin Semiconductor Corporation. ALL rights reserved.</td>
|
|
</tr>
|
|
</table>
|
|
<h1><a name="summary">Synthesis Details</a></h1>
|
|
<table class="summary_table">
|
|
<tr>
|
|
<td class="label">Top Level Module</td>
|
|
<td>top</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Synthesis Process</td>
|
|
<td>Running parser:<br/> CPU time = 0h 0m 0.093s, Elapsed time = 0h 0m 0.085s, Peak memory usage = 402.914MB<br/>Running netlist conversion:<br/> CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 0MB<br/>Running device independent optimization:<br/> Optimizing Phase 0: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0.003s, Peak memory usage = 402.914MB<br/> Optimizing Phase 1: CPU time = 0h 0m 0.015s, Elapsed time = 0h 0m 0.001s, Peak memory usage = 402.914MB<br/> Optimizing Phase 2: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0.001s, Peak memory usage = 402.914MB<br/>Running inference:<br/> Inferring Phase 0: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0.001s, Peak memory usage = 402.914MB<br/> Inferring Phase 1: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 402.914MB<br/> Inferring Phase 2: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 402.914MB<br/> Inferring Phase 3: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 402.914MB<br/>Running technical mapping:<br/> Tech-Mapping Phase 0: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0.002s, Peak memory usage = 402.914MB<br/> Tech-Mapping Phase 1: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 402.914MB<br/> Tech-Mapping Phase 2: CPU time = 0h 0m 0s, Elapsed time = 0h 0m 0s, Peak memory usage = 402.914MB<br/> Tech-Mapping Phase 3: CPU time = 0h 0m 2s, Elapsed time = 0h 0m 2s, Peak memory usage = 402.914MB<br/> Tech-Mapping Phase 4: CPU time = 0h 0m 0.015s, Elapsed time = 0h 0m 0.004s, Peak memory usage = 402.914MB<br/>Generate output files:<br/> CPU time = 0h 0m 0.031s, Elapsed time = 0h 0m 0.013s, Peak memory usage = 402.914MB<br/></td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Total Time and Memory Usage</td>
|
|
<td>CPU time = 0h 0m 2s, Elapsed time = 0h 0m 2s, Peak memory usage = 402.914MB</td>
|
|
</tr>
|
|
</table>
|
|
<h1><a name="resource">Resource</a></h1>
|
|
<h2><a name="usage">Resource Usage Summary</a></h2>
|
|
<table class="summary_table">
|
|
<tr>
|
|
<td class="label"><b>Resource</b></td>
|
|
<td><b>Usage</b></td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label"><b>I/O Port </b></td>
|
|
<td>28</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label"><b>I/O Buf </b></td>
|
|
<td>28</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">    IBUF</td>
|
|
<td>14</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">    OBUF</td>
|
|
<td>14</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label"><b>LUT </b></td>
|
|
<td>141</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">    LUT2</td>
|
|
<td>16</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">    LUT3</td>
|
|
<td>36</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">    LUT4</td>
|
|
<td>89</td>
|
|
</tr>
|
|
</table>
|
|
<h2><a name="utilization">Resource Utilization Summary</a></h2>
|
|
<table class="summary_table">
|
|
<tr>
|
|
<td class="label"><b>Resource</b></td>
|
|
<td><b>Usage</b></td>
|
|
<td><b>Utilization</b></td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Logic</td>
|
|
<td>141(141 LUT, 0 ALU) / 20736</td>
|
|
<td><1%</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">Register</td>
|
|
<td>0 / 16173</td>
|
|
<td>0%</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">  --Register as Latch</td>
|
|
<td>0 / 16173</td>
|
|
<td>0%</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">  --Register as FF</td>
|
|
<td>0 / 16173</td>
|
|
<td>0%</td>
|
|
</tr>
|
|
<tr>
|
|
<td class="label">BSRAM</td>
|
|
<td>0 / 46</td>
|
|
<td>0%</td>
|
|
</tr>
|
|
</table>
|
|
</div><!-- content -->
|
|
</div><!-- main_wrapper -->
|
|
</body>
|
|
</html>
|